Title :
Two management approaches of the split data cache in multiprocessor systems
Author :
Sahuquilli, J. ; Pont, A.
Author_Institution :
Dept. de Inf. de Sistemas y Comput., Univ. Politecnica de Valencia, Spain
fDate :
6/22/1905 12:00:00 AM
Abstract :
As processor speed continues, the gap between the processor cycle and the memory subsystem cycle is expected to grow. One solution to this growing problem is to maximize the first level (LI) cache hit ratio, therefore the mean memory access time call decrease. Several studies have been made in order to manage more efficiently the LI data cache, both in uniprocessor and in multiprocessor systems. These studies seek two main objectives, to increase the LI hit ratio and to reduce the chip area occupied by these caches. In this work we present two new different approaches for increasing the LI hit ratio in multiprocessor systems and we compare with a conventional organization. Performance evaluation and hardware cost of these organizations are also calculated and compared with the cost incurred by the most common organization used
Keywords :
cache storage; memory architecture; performance evaluation; shared memory systems; first level cache hit ratio; mean memory access time call decrease; memory subsystem cycle; multiprocessor systems; split data cache; Costs; Hardware; High performance computing; Memory architecture; Memory management; Multiprocessing systems; Pollution measurement; Prefetching; Time measurement;
Conference_Titel :
Parallel and Distributed Processing, 2000. Proceedings. 8th Euromicro Workshop on
Conference_Location :
Rhodos
Print_ISBN :
0-7695-0500-7
DOI :
10.1109/EMPDP.2000.823424