DocumentCode :
1631417
Title :
An efficient algorithm for the physical mapping of clustered task graphs onto multiprocessor architectures
Author :
Koziris, Nectarios ; Romesis, Michael ; Tsanakas, Panayiotis ; Papakonstantinou, George
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Greece
fYear :
2000
fDate :
6/22/1905 12:00:00 AM
Firstpage :
406
Lastpage :
413
Abstract :
The most important issue in sequential program parallelisation is the efficient assignment of computations into different processing elements. In the past, too many approaches were devoted in efficient program parallelization considering various models for the parallel programs and the target architectures. The most widely used parallelism description model is the task graph model with precedence constraints. Nevertheless, as far as physical mapping of tasks onto parallel architectures is concerned little research has given practical results. It is well known that the physical mapping problem is NP-hard in the strong sense, thus allowing only for heuristic approaches. Most researchers or tool programmers use exhaustive algorithms, or the classical method of simulated annealing. This paper presents an alternative approach onto the mapping problem. Given the graph of clustered tasks, and the graph of the target distributed architecture, our heuristic finds a mapping by first placing the highly communicative tasks on adjacent nodes of the processor network. Once these “backbone” tasks are mapped there is no backtracking, thus achieving low complexity. Therefore, the remaining tasks are placed beginning from those close to the “backbone” tasks. The paper concludes with performance and comparison results which reveal the method´s efficiency
Keywords :
parallel architectures; resource allocation; NP-hard; clustered task graphs; distributed architecture; mapping problem; multiprocessor architectures; parallel architectures; sequential program parallelisation; task graph model; Application software; Clustering algorithms; Computer architecture; Computer networks; Computer science; Costs; Electronic mail; Laboratories; Network topology; Processor scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 2000. Proceedings. 8th Euromicro Workshop on
Conference_Location :
Rhodos
Print_ISBN :
0-7695-0500-7
Type :
conf
DOI :
10.1109/EMPDP.2000.823437
Filename :
823437
Link To Document :
بازگشت