DocumentCode :
1631819
Title :
Testing of glue logic interconnects using boundary scan architecture
Author :
Hassan, Abu ; Agarwal, Vinod K. ; Rajski, Janusz ; Dostie, Benoit N.
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
fYear :
1989
Firstpage :
700
Lastpage :
711
Abstract :
The authors propose test schemes for glue logic (non-boundary-scan components) interconnects. Testing these interconnects is difficult owing to reduced accessibility and glue-logic function-dependent outputs. The proposed schemes address these testability issues and provide efficient boundary-scan based techniques. The tests are applied under the B-Scan DFT (design-for-testability) environment as scan tests. Thus, issues such as ease of test vector generation, test vector loading time, and test application time are very important for the proposed schemes. The application of the test schemes is described
Keywords :
fault location; logic testing; printed circuit testing; B-Scan; PCB testing; accessibility; boundary scan architecture; design-for-testability; glue logic interconnects; nonboundary scan components; scan tests; test vector generation; test vector loading time; testability; Circuit testing; Design for testability; Integrated circuit interconnections; Integrated circuit testing; Laboratories; Logic functions; Logic testing; Pins; Shift registers; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1989. Proceedings. Meeting the Tests of Time., International
Conference_Location :
Washington, DC
Type :
conf
DOI :
10.1109/TEST.1989.82358
Filename :
82358
Link To Document :
بازگشت