DocumentCode :
1635082
Title :
What if merging connection and switch boxes - an experimental revisit on FPGA architectures
Author :
Zhou, Catherine L. ; Cheung, Ray C C ; Wu, Yu-Liang
Author_Institution :
Dept. of Comput. Sci. & Eng., Chinese Univ. of Hong Kong, China
Volume :
2
fYear :
2004
Firstpage :
1295
Abstract :
We propose a new FPGA architecture using the connection-switch box (CS-box). It is based on the symmetric-array FPGA architecture and combines the connection box and the switch box. Two algorithms are designed to build the switches inside CS-boxes, one for logic pins and the other for pad pins. After a theoretical analysis and comparison, we conducted extensive experiments on MCNC benchmark circuits and made comparison between symmetric-array FPGAs and the proposed FPGA architecture on channel widths, circuit delays and switch numbers. By using the CS-box structure, the switch number of the connection boxes can be reduced by up to 11.81% with small penalty of increasing the channel width and the circuit delay by 0.38% and 2.34% on average respectively.
Keywords :
circuit layout CAD; delays; field programmable gate arrays; graph theory; integrated circuit layout; logic CAD; 4-partite graph; channel width; circuit delays; connection box; connection-switch box; logic pins; pad pins; switch numbers; symmetric-array FPGA architectures; what-if merging; Algorithm design and analysis; Computer architecture; Computer science; Delay; Field programmable gate arrays; Logic; Merging; Pins; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2004. ICCCAS 2004. 2004 International Conference on
Print_ISBN :
0-7803-8647-7
Type :
conf
DOI :
10.1109/ICCCAS.2004.1346410
Filename :
1346410
Link To Document :
بازگشت