DocumentCode :
1638616
Title :
Testability design of motor control digital signal processor
Author :
Yan, Wei
Author_Institution :
Sch. of Software & Microelectron., Peking Univ., Beijing, China
fYear :
2010
Firstpage :
397
Lastpage :
399
Abstract :
According to architecture characteristics of the motor control digital signal processor (MCDSP), we select standard boundary scan test which is compatible with IEEE 1149.1 as main method, and full scan test as complementary method to test whole chip. Adopted self-definition address registers, data registers, control registers together, boundary scan test makes the use of the original core circuit of MCDSP, and uses MARCH B algorithm to test RAM, ROM and registers stacks, reducing the hardware expense; full scan technique establishes a single scan chain which has function of multi-chains, reducing test application time. Compared to traditional test methods, the combined methods come to a good equilibrium between hardware expense and test application time.
Keywords :
IEEE standards; digital signal processing chips; integrated circuit design; IEEE 1149.1; MCDSP; architecture characteristics; motor control digital signal processor; testability design; Hardware; Random access memory; Read only memory; Registers; Switches; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667704
Filename :
5667704
Link To Document :
بازگشت