Title :
A 10+ GHz low jitter wide band PLL in 90 nm PD SOI CMOS technology
Author :
Boerstler, David ; Miki, Kaznhiko ; Hailu, Eskinder ; Kihara, Hiroki ; Lukes, E. ; Peter, James ; Pettengill, Sarah ; Qi, Jieming ; Strom, James ; Yoshida, Munehiro
Author_Institution :
IBM Microelectron., Austin, TX, USA
Abstract :
We report a wide band low jitter PLL implemented in 90 nm partially depleted (PD) Silicon-On-Insulator (SOI) CMOS technology. Using the thick and thin gate dielectric/oxide options available, two separate PLL designs are implemented. At a 1.5 V supply, the maximum operating frequency of the PLL is 13.9 GHz and 7.5 GHz for the thin and thick gate oxide designs, respectively. At a 1.5 V supply, with a feedback divide ratio of 8, cycle-to-cycle (C-C) jitter was measured at 14.2 ps P-P/2.1 ps RMS and 11.1 ps P-P/1.6 ps RMS for the thin and thick oxide designs, respectively. At 2.1 V the maximum operating frequency of the thin oxide PLL is 17.3 GHz and at 16 GHz has 8.9 ps P-P/1.2 ps RMS C-C jitter, while the maximum frequency for the thick oxide PILL is 10.4 GHz. To our knowledge, these results show the highest frequency to date of any CMOS PLL and the lowest jitter of any known wide band CMOS PLL.
Keywords :
CMOS integrated circuits; jitter; phase locked loops; silicon-on-insulator; voltage-controlled oscillators; 10 GHz; 10+ GHz low jitter wide band PLL; 90 nm; 90 nm PD SOI CMOS technology; Silicon-On-Insulator; maximum operating frequency; CMOS technology; Feedforward systems; Frequency conversion; Jitter; Phase frequency detector; Phase locked loops; Silicon on insulator technology; Voltage control; Voltage-controlled oscillators; Wideband;
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
DOI :
10.1109/VLSIC.2004.1346569