DocumentCode :
1639932
Title :
Performance and power analysis of long line interconnection torus networks for Network-on-Chips
Author :
Lei, Yao ; Jueping, Cai ; Zan, Li ; Yue, Hao ; Gang, Huang ; Shaoli, Wang
Author_Institution :
State Key Lab. of Integrated Services Networks, Xidian Univ., Xi´´an, China
fYear :
2010
Firstpage :
293
Lastpage :
295
Abstract :
With increasing scale of Network-on-Chips (NoCs), the power caused by long line wires between cores counts for a significant proportion of the NoCs energy consumption. Most of the study on NoCs topologies assume that interconnect wires between cores are same length and are short lines. Taking 2D 4×4 torus network as an example in this paper, we present a long line interconnects network model for analyzing latency and energy consumption of NoCs. Simulation shows the different between this model and short line model. We also propose a novel approach based on low swing circuit using MOS current mode logic (MCML) to decreasing power consumption of long line wires in NoCs. Compared to the conventional full swing circuit, Simulation results show that the total NoCs link energy consumption can be reduced.
Keywords :
MOS logic circuits; current-mode logic; network-on-chip; 2D 4×4 torus network; MOS current mode logic; energy consumption; interconnect wires; latency analysis; long line interconnection torus network; long line wires; low swing circuit; network-on-chip topology; performance analysis; power analysis; Analytical models; Energy consumption; Integrated circuit interconnections; Integrated circuit modeling; Repeaters; Semiconductor device modeling; Wires; Long line; MCML; torus network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667752
Filename :
5667752
Link To Document :
بازگشت