Title :
A 12-Bit 125MSPS ADC with capacitor mismatch trimming
Author :
Li, Liang ; Huang, Xingfa ; Yu, Zhou ; Xu, MingYuan ; Zhu, Can ; Han, Yong
Author_Institution :
Nat. Key Labs. of Analog ICs, Chongqing, China
Abstract :
In this paper, a 7 stage switched capacitor pipelined ADC is described. This ADC is designed to achieve 12-bit resolution at the speed up to 125MSPS, which uses a fully differential switched capacitor pipelined architecture. This ADC includes an input broadband buffer, a high performance sample-and-hold amplifier (SHA) front end, and 7 pipelined sub-ADC stages. A double poly triple metal 0.35 μm BiCMOS process with 5V analog power supply is used in the design. This ADC achieves an SNR of 66 dB and an SFDR of 80 dB for sampling analog input frequencies up to 50 MHz.
Keywords :
BiCMOS integrated circuits; analogue-digital conversion; sample and hold circuits; 125MSPS ADC; 7 stage switched capacitor pipelined ADC; BiCMOS process; analog power supply; capacitor mismatch trimming; fully differential switched capacitor pipelined architecture; high performance sample-and-hold amplifier; Architecture; BiCMOS integrated circuits; Capacitors; Metals; Pipelines; Redundancy; Switches; DEM; SHA; Trimming; switched capacitor;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667791