DocumentCode :
1642525
Title :
Prevention of voids during the underfill process
Author :
Fujiki, Tatsuhiro ; Tanaka, Fumio ; Homma, Yoshinobu ; Yoshii, Haruyuki ; Kotaka, Kiyoshi
Author_Institution :
Namics Corp., Niigata, Japan
fYear :
2004
Firstpage :
221
Lastpage :
223
Abstract :
This paper reports the void control in underfill process. In a flip chip package, there is void free as an important factor which acquires the stable reliability. We investigated the method of controlling void generation by the various technique. Conventionally, although importance was attached to pre-baking of a substrate, pre-heat in front of underfill process was effective. Moreover, the leaving time of before curing from after an application was also one method to control of void generation. We propose that control of void generation is possible by combining some techniques.
Keywords :
curing; filler metals; flip-chip devices; substrates; voids (solid); curing; flip chip package; leaving time; preheating; stable reliability; substrate prebaking; underfill process; void control; void generation; void prevention; Chip scale packaging; Curing; Flip chip; Integrated circuit packaging; Joining processes; Moisture; Plasma temperature; Rough surfaces; Surface roughness; Surface texture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Density Microsystem Design and Packaging and Component Failure Analysis, 2004. HDP '04. Proceeding of the Sixth IEEE CPMT Conference on
Print_ISBN :
0-7803-8620-5
Type :
conf
DOI :
10.1109/HPD.2004.1346701
Filename :
1346701
Link To Document :
بازگشت