DocumentCode :
1652178
Title :
Combinatorial Algorithms for Fast Clock Mesh Optimization
Author :
Venkataraman, Ganesh ; Feng, Zhuo ; Hu, Jiang ; Li, Peng
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX
fYear :
2006
Firstpage :
563
Lastpage :
567
Abstract :
We present a fast and efficient combinatorial algorithm to simultaneously identify the candidate locations as well as the sizes of the buffers driving a clock mesh. Due to the high redundancy, a mesh architecture offers high tolerance towards variation in the clock skew. However, such a redundancy comes at the expense of mesh wire length and power dissipation. Based on survivable network theory, we formulate the problem to reduce the clock mesh by retaining only those edges that are critical to maintain redundancy. Such a formulation offers designer the option to trade-off between power and tolerance to process variations. Experimental results indicate that our techniques can result in power savings up to 28% with less than 4% delay penalty
Keywords :
buffer circuits; logic design; redundancy; buffer; combinatorial algorithm; fast clock mesh optimization; mesh architecture; power savings; redundancy; survivable network theory; Chip scale packaging; Circuits; Clocks; Computer architecture; Delay effects; Equations; Power dissipation; Redundancy; Signal design; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320175
Filename :
4110232
Link To Document :
بازگشت