DocumentCode :
1652202
Title :
An Electrothermally-Aware Full-Chip Substrate Temperature Gradient Evaluation Methodology for Leakage Dominant Technologies with Implications for Power Estimation and Hot-Spot Management
Author :
Lin, Sheng-Chih ; Banerjee, Kaustav
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA
fYear :
2006
Firstpage :
568
Lastpage :
574
Abstract :
As CMOS technology scales into the nanometer regime, power dissipation and associated thermal concerns in high-performance ICs due to on-chip hot-spots and thermal gradients are beginning to impact VLSI design. Moreover, elevated substrate (junction or die) temperature strongly influences IC performance, reliability, and packaging/cooling cost. Hence, accurate estimation of substrate thermal profiles is critical. This paper presents an accurate chip-level electrothermally-aware methodology for spatial silicon substrate temperature estimation. The methodology self-consistently incorporates various electrothermal couplings arising mainly due to the strong dependence of subthreshold leakage on temperature and also employs an accurate package thermal model, to account for inhomogeneous layers and non-cubic structure, which are not considered in traditional methods. The proposed methodology becomes increasingly effective as technology scales due to increasing leakage. Furthermore, it is shown that considering realistic package thermal models not only improves the accuracy of estimating temperature distribution but also has significant implications for power estimation and hot-spot management
Keywords :
CMOS integrated circuits; VLSI; integrated circuit design; integrated circuit reliability; integrated circuit testing; power system management; system-on-chip; CMOS technology; IC performance; IC reliability; VLSI design; electrothermal couplings; electrothermally-aware full-chip substrate temperature gradient evaluation; hot-spot management; leakage dominant technologies; package thermal model; power dissipation; power estimation; spatial silicon substrate temperature estimation; substrate thermal profiles; subthreshold leakage; temperature distribution; CMOS technology; Cooling; Electrothermal effects; Energy management; Integrated circuit packaging; Power dissipation; Technology management; Temperature; Thermal management; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320176
Filename :
4110233
Link To Document :
بازگشت