DocumentCode
1653971
Title
A novel side-wall transfer-transistor cell (SWATT cell) for multi-level NAND EEPROMs
Author
Aritome, Seiichi ; Takeuchi, Yuji ; Sato, Shinji ; Watanabe, Hiroshi ; Shimizu, Kazuhiro ; Hemink, Gertjan ; Shirota, Riichiro
Author_Institution
ULSI Res. Center, Toshiba Corp., Kawasaki, Japan
fYear
1995
Firstpage
275
Lastpage
278
Abstract
A multi-level NAND Flash memory cell, using a new Side-WAll Transfer-Transistor (SWATT) structure, has been developed for a high performance and low bit cost Flash EEPROM. With the SWATT cell, a relatively wide threshold voltage (Vth) distribution of about 1.1 V is sufficient for a 4-level memory cell in contrast to a narrow 0.6 V distribution that is required for a conventional 4-level NAND cell. The key technology that allows this wide Vth is the Transfer Transistor which is located at the side wall of the Shallow Trench Isolation (STI) region and is connected in parallel with the floating gate transistor. During read, the Transfer Transistors of the unselected cells (connected in series with the selected cell) function as pass transistors. So, even if the Vth of the unselected floating gate transistor is higher than the control gate voltage, the unselected cell will be in the ON state. As a result, the Vth distribution of the floating gate transistor can be wider and the programming can be faster because the number of program/verify cycles can be reduced. Furthermore, the SWATT cell realizes a very small cell size of 0.67 μm2 for a 0.35 μm rule. Thus, the SWATT cell combines a small cell size with a multi-level scheme to realize a very low bit cost. This paper describes the process technology and the device performance of the SWATT cell, which can be used to realize NAND EEPROMs of 512 Mbit and beyond
Keywords
EPROM; NAND circuits; integrated circuit technology; integrated memory circuits; 0.35 micron; 512 Mbit; SWATT cell; flash memory; floating gate transistor; multi-level NAND EEPROM; shallow trench isolation; side-wall transfer-transistor cell; threshold voltage distribution; Costs; EPROM; Flash memory; Isolation technology; Laboratories; Nonvolatile memory; Research and development; Threshold voltage; Ultra large scale integration; Voltage control;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices Meeting, 1995. IEDM '95., International
Conference_Location
Washington, DC
ISSN
0163-1918
Print_ISBN
0-7803-2700-4
Type
conf
DOI
10.1109/IEDM.1995.499195
Filename
499195
Link To Document