DocumentCode :
165411
Title :
Inexact floating-point adder for dynamic image processing
Author :
Weiqiang Liu ; Linbin Chen ; Wang, Chingyue ; O´Neill, Maire ; Lombardi, Floriana
Author_Institution :
Coll. of Electron. Inf. & Eng., Nanjing Univ. of Aeronaut. & Astronaut., Nanjing, China
fYear :
2014
fDate :
18-21 Aug. 2014
Firstpage :
239
Lastpage :
243
Abstract :
Power has become a key constraint in current nanoscale integrated circuit design due to the increasing demands for mobile computing and a low carbon economy. As an emerging technology, an inexact circuit design offers a promising approach to significantly reduce both dynamic and static power dissipation for error tolerant applications. Although fixed-point arithmetic circuits have been studied in terms of inexact computing, floating-point arithmetic circuits have not been fully considered although require more power. In this paper, the first inexact floating-point adder is designed and applied to high dynamic range (HDR) image processing. Inexact floating-point adders are proposed by approximately designing an exponent subtractor and mantissa adder. Related logic operations including normalization and rounding modules are also considered in terms of inexact computing. Two HDR images are processed using the proposed inexact floating-point adders to show the validity of the inexact design. HDR-VDP is used as a metric to measure the subjective results of the image addition. Significant improvements have been achieved in terms of area, delay and power consumption. Comparison results show that the proposed inexact floating-point adders can improve power consumption and the power-delay product by 29.98% and 39.60%, respectively.
Keywords :
adders; floating point arithmetic; image processing; integrated circuit design; mobile computing; HDR-VDP; area consumption; current nanoscale integrated circuit design; delay consumption; exponent subtractor; floating-point arithmetic circuits; high dynamic range image processing; inexact circuit design; inexact computing; inexact floating-point adder; logic operations; low carbon economy; mantissa adder; mobile computing; normalization modules; power consumption; power-delay product; rounding modules; Adders; Dynamic range; Floating-point arithmetic; Hardware; Logic gates; Power demand; Floating-point adders; High-dynamic range image; Inexact computing; Low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2014 IEEE 14th International Conference on
Conference_Location :
Toronto, ON
Type :
conf
DOI :
10.1109/NANO.2014.6967953
Filename :
6967953
Link To Document :
بازگشت