Title :
Fast 32-bit digital multiplier
Author :
Raahemifar, Kaamran ; Ahmadi, Majid
Author_Institution :
Electr. & Comput. Eng. Dept., Ryerson Polytech. Univ., Toronto, Ont., Canada
fDate :
6/23/1905 12:00:00 AM
Abstract :
This paper presents a high-speed VLSI implementation structure for a multiplier. Four n-bit numbers are generated using even and odd positions of the two n-bit numbers. Then they are multiplied pairwise. A parallel addition algorithm is used to add up the partial products. Three k-bit numbers at each level are converted to two (k+1)-bit numbers at the next level using a 3-to-2 adding technique. Carry propagation is left to the last stage of multiplier where a fast carry-look-ahead adder is used to add the final two 2(n-1)-bit numbers. The supply voltage (V dd) is 3.3 υ which can be lowered to 2.5 υ. The multiplier are in 0.8 μm technology. HSPICE simulation shows a total delay of 3.25 ns for a 32-bit multiplier
Keywords :
VLSI; delays; digital arithmetic; high-speed integrated circuits; integrated logic circuits; logic design; multiplying circuits; 0.8 micron; 3.25 ns; 32 bit; HSPICE simulation; carry propagation; digital multiplier; fast carry-look-ahead adder; high-speed VLSI implementation; parallel addition algorithm; partial products addition; Adders; Application software; Ash; CMOS technology; Computational modeling; Computer applications; Delay; Signal processing algorithms; Very large scale integration; Voltage;
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
DOI :
10.1109/ICECS.2001.957479