• DocumentCode
    1656027
  • Title

    Workload-aware voltage regulator optimization for power efficient multi-core processors

  • Author

    Sinkar, Abhishek A. ; Wang, Hao ; Kim, Nam Sung

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Wisconsin, Madison, WI, USA
  • fYear
    2012
  • Firstpage
    1134
  • Lastpage
    1137
  • Abstract
    Modern multi-core processors use power management techniques such as dynamic voltage and frequency scaling (DVFS) and clock gating (CG) which cause the processor to operate in various performance and power states depending on runtime workload characteristics. A voltage regulator (VR), which is designed to provide power to the processor at its highest performance level, can significantly degrade in efficiency when the processor operates in the deep power saving states. In this paper, we propose VR optimization techniques to improve the energy efficiency of the processor + VR system by using the workload dependent P- and C-state residency of real processors. Our experimental results for static VR optimization show up to 19%, 20%, and 4% reduction in energy consumption for workstation, mobile and server multi-core processors. We also investigate the effect of dynamically changing VR parameters on the energy efficiency compared to the static optimization.
  • Keywords
    microprocessor chips; multiprocessing systems; optimisation; voltage regulators; CG; DVFS; VR; clock gating; dynamic voltage and frequency scaling; energy consumption reduction; mobile multicore processor; power efficient multicore processor; power management technique; power saving; processor energy efficiency; server multicore processor; workload dependent C-state residency; workload dependent P-state residency; workload-aware voltage regulator optimization technique; Benchmark testing; Inductors; Mobile communication; Multicore processing; Optimization; Power demand; Servers; C-state; DVFS; P-state; switching voltage regulator;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
  • Conference_Location
    Dresden
  • ISSN
    1530-1591
  • Print_ISBN
    978-1-4577-2145-8
  • Type

    conf

  • DOI
    10.1109/DATE.2012.6176667
  • Filename
    6176667