Title :
Studies in power hardware in the loop (PHIL) simulation using real-time digital simulator (RTDS)
Author :
Dargahi, Mahdi ; Ghosh, A. ; Ledwich, Gerard ; Zare, Firuz
Author_Institution :
Queensland Univ. of Technol., Brisbane, QLD, Australia
Abstract :
In power hardware in the loop (PHIL) simulations, a real-time simulated power system is interfaced to a piece of hardware, usually called hardware under test (HuT). A PHIL test can be realized using several simulation tools. Among them Real Time Digital Simulator (RTDS) is an ideal tool to perform complex power system simulations in near real-time. Stable operation of the entire system, along with the accuracy of simulation results are the main concerns regarding a PHIL simulation. In this paper, a simulated power network on RTDS will be interfaced to HuT through a voltage source converter (VSC). Issues around stability and other interface problems are studied and a new method to stabilize some unstable PHIL cases is proposed. PHIL simulation results in PSCAD and RSCAD are presented.
Keywords :
digital simulation; distribution networks; power convertors; power system simulation; power system stability; transmission networks; HuT; PHIL; RTDS; VSC; hardware under test; power hardware in the loop simulation; power system stability; real-time digital simulator; real-time power system simulation; voltage source converter; Circuit stability; Computational modeling; Hardware; Power system stability; Real-time systems; Stability analysis; Voltage measurement; Interface Algorithms; Power hardware in the loop; RTDS; Stability of PHIL;
Conference_Titel :
Power Electronics, Drives and Energy Systems (PEDES), 2012 IEEE International Conference on
Conference_Location :
Bengaluru
Print_ISBN :
978-1-4673-4506-4
DOI :
10.1109/PEDES.2012.6484500