DocumentCode :
1663050
Title :
A low power dual-mode pulse triggered flip-flop using pass transistor logic
Author :
Lin, Jin-Fa ; Sheu, Ming-hwa ; Wang, Peng-Siang
Author_Institution :
Dept. of Inf. & Commun. Eng., Chaoyang Univ. of Technol., Taichung, Taiwan
fYear :
2010
Firstpage :
203
Lastpage :
206
Abstract :
In this paper, a novel dual-mode pulse-triggered FF design supporting functional versatility is presented. A dual-mode pulse generator design in pass transistor logic (PTL) is devised first. The threshold voltage loss problem common in PTL design is successfully resolved while the circuit simplicity is kept. By combining the pulse generator with a level sensitive latch, a dual-mode pulse-triggered flip-flop (DMP-FF) design is derived. Extensive performance comparisons against various single mode FF designs are conducted. The proposed design, bearing similar circuit complexity plus the advantage of dual mode operations, performs equally well as single mode counterparts in various AC parameters and power consumption.
Keywords :
flip-flops; low-power electronics; pulse generators; AC parameters; DMP-FF design; dual-mode pulse triggered flip-flop; functional versatility; pass transistor logic; power consumption; pulse generator; threshold voltage loss problem; Indexes; Latches; Silicon compounds; flip-flop; pass transistor logic; pulse triggered;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2010 International Symposium on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4244-6693-1
Type :
conf
DOI :
10.1109/ISNE.2010.5669163
Filename :
5669163
Link To Document :
بازگشت