DocumentCode :
1666478
Title :
A 32nm CMOS all-digital reconfigurable fractional frequency divider for LO generation in multistandard SoC radios with on-the-fly interference management
Author :
Chandrashekar, Kailash ; Pellerano, Stefano ; Madoglio, Paolo ; Ravi, Ashoke ; Palaskas, Yorgos
Author_Institution :
Intel, Hillsboro, OR, USA
fYear :
2012
Firstpage :
352
Lastpage :
354
Abstract :
A VCO used in a PLL inside a wireless transceiver can be sensitive to interference from other radio circuitry (e.g. on-chip PA), components of the SoC system (e.g. clocks and their harmonics) and nearby radios. To prevent VCO pulling by the PA, fractional dividers can be used to offset the VCO frequency (fVCO) with respect to the PA. Multistandard radios covering, for example, WiFi 2.4 to 2.5GHz and 5 to 5.8GHz, and WiMAX 2.3 to 2.7GHz and 3.3 to 3.8GHz, may require multiple VCOs and/or multiple fractional dividers to cover all bands [1], resulting in complexity and area overhead. This paper proposes a versatile reconfigurable fractional divider capable of covering the above standards with a single VCO with 20% tuning range. The divider is all-digital, hence scaling-friendly, and uses digital calibration to eliminate the need for filtering and area-intensive inductors. The versatility afforded by the reconfigurable fractional divider allows for the transceiver´s LO generation (LOG) frequency plan to be adjusted on-the-fly. This can avoid VCO pulling from interferers which may not be known a-priori, like SoC-CPU clocks that are adjusted dynamically for best performance.
Keywords :
CMOS digital integrated circuits; MMIC oscillators; UHF oscillators; calibration; frequency dividers; interference; phase locked loops; radio transceivers; system-on-chip; voltage-controlled oscillators; CMOS all-digital reconfigurable fractional frequency divider; PLL; SoC-CPU clock; VCO; area-intensive inductor; digital calibration; filtering elimination; frequency 2.3 GHz to 2.7 GHz; frequency 3.3 GHz to 3.8 GHz; frequency 5 GHz to 5.8 GHz; multiple fractional dividers; multistandard SoC radio system; on-chip PA; on-the-fly interference management; radio circuitry; size 32 nm; transceiver LO generation frequency plan; transceiver LOG frequency plan; wireless transceiver; Calibration; Delay; Frequency conversion; IEEE 802.11 Standards; Transceivers; Tuning; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-0376-7
Type :
conf
DOI :
10.1109/ISSCC.2012.6177048
Filename :
6177048
Link To Document :
بازگشت