DocumentCode
1669744
Title
Fast thermal-aware floorplanning using white-space optimization
Author
Logan, Sheldon ; Guthaus, Matthew R.
Author_Institution
Dept. of CE, Univ. of California Santa Cruz, Santa Cruz, CA, USA
fYear
2009
Firstpage
65
Lastpage
70
Abstract
The power density of modern ICs continues to increase with each new process technology. Larger power density blocks result in higher temperatures which in turn decrease the reliability of chips and produce more leakage power. In this paper we present a method to help reduce the temperature of chips at the floorplan design level by adjusting block utilizations based on the available whitespace in a floorplan. We also briefly outline a method for fast and accurate thermal floorplanning. Our experimental results show that peak IC temperatures can be significantly reduced at the floorplan design stage by using the aforementioned methods without sacrificing significant increases in floorplanning run-time, or wirelength.
Keywords
integrated circuit layout; thermal management (packaging); block utilizations; chip temperature; fast thermal-aware floorplanning; floorplan design level; floorplan design stage; floorplanning run-time; leakage power; modern IC; peak IC temperatures; power density blocks; process technology; thermal floorplanning; white-space optimization; Cost function; Equations; Heating; Mathematical model; Measurement; Resource management;
fLanguage
English
Publisher
ieee
Conference_Titel
Very Large Scale Integration (VLSI-SoC), 2009 17th IFIP International Conference on
Conference_Location
Florianopolis
Print_ISBN
978-1-4577-0237-2
Type
conf
DOI
10.1109/VLSISOC.2009.6041332
Filename
6041332
Link To Document