Title :
Distributed Arithmetic for FIR Filter Design on FPGA
Author :
Sen, Wang ; Bin, Tang ; Jun, Zhu
Author_Institution :
Univ. of Electron. Sci. & Technol. of China Chengdu, Chengdu
Abstract :
This paper presents a distributed arithmetic (DA) for highly efficient multiplier-less FIR filter designed on FPGA. First, the theory of the distributed arithmetic is described. Furthermore, a modification of the DA based on the look up table (LUT) and filter structure to implement the high-order filter hardware-efficient on FPGA is introduced. The proposed filter has been designed and synthesized with ISE 7.1, and implemented with a 4VLX40FF668 FPGA device. Our results show that the proposed DA architecture can implement FIR filters with the smaller resource usage and similar speed in comparison to the previous DA architecture.
Keywords :
FIR filters; distributed arithmetic; field programmable gate arrays; logic design; table lookup; FPGA; distributed arithmetic; look up table; multiplier-less FIR filter design; Costs; Design engineering; Digital arithmetic; Digital signal processing; Field programmable gate arrays; Finite impulse response filter; Hardware; Signal design; Signal processing algorithms; Table lookup;
Conference_Titel :
Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
Conference_Location :
Kokura
Print_ISBN :
978-1-4244-1473-4
DOI :
10.1109/ICCCAS.2007.4348130