Title :
High-performance multiplierless DCT architecture for HEVC
Author :
Darji, A.D. ; Makwana, Raviraj P.
Author_Institution :
Dept. of Electron. Eng., S.V. Nat. Inst. of Technol., Surat, India
Abstract :
There are numerous video compression format for storage or transmission of digital video content. High Efficiency Video Coding (HEVC) is a video compression standard, a successor to H.264/MPEG-4 Advanced Video Coding (AVC), that was jointly developed by the ISO/IEC Moving Picture Experts Group (MPEG) and ITU-T Video Coding Experts Group (VCEG) as ISO/IEC 23008-2 MPEG-H Part 2 and ITU-T H.265. In this paper, we propose an efficient architecture for the computation of 4, 8, 16 and 32 point DCT used in HEVC standard. The architecture uses the Canonical Signed Digit (CSD) representation and Common Sub-expression Elimination (CSE) technique to perform the multiplication with shift-add operation. The proposed architecture requires less number of adders and shifters and gives almost double throughput as compared to the previous work. Number of Logic Elements (LEs) required for the implementation is reduce by almost 36% without compromising throughput. The hardware cost reduces due to the reduction in arithmetic operation.
Keywords :
adders; data compression; digital arithmetic; discrete cosine transforms; shift registers; video codecs; video coding; AVC; CSD representation; CSE technique; H.264; HEVC; ISO/IEC 23008-2 MPEG-H; ITU-T H.265; ITU-T video coding experts group; MPEG-4 advanced video coding; VCEG; canonical signed digit representation; common sub-expression elimination technique; digital video content; discrete cosine transform; high efficiency video coding; logic elements; moving picture experts group; multiplierless DCT architecture; video compression format; Adders; Computer architecture; Discrete cosine transforms; Standards; Throughput; Video coding; Canonical Signed Digit (CSD); Discrete Cosine Transform (DCT); High Efficiency Video coding (HEVC); VLSI architecture; Video coding;
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
DOI :
10.1109/ISVDAT.2015.7208051