Title :
Area optimized CMOS layouts of a 50 Gb/s low power 4:1 multiplexer
Author :
Pareek, Vibhor ; Goyal, Gaurvi
Author_Institution :
Electron. & Commun. Eng. Dept., LNMIIT, Jaipur, India
Abstract :
In this work, novel layouts of a 4:1 CMOS transmission gate multiplexer are presented. The proposed layouts are realized by following the design rules for 45 nm and 90 nm CMOS processes, with a supply voltage of 1.2 V. Both layouts are designed using two different routing strategies - using only one metal layer, and using two metal layers. The power dissipation and area are noted and compared in all four cases. It is observed that layouts utilizing two metal layers have reduced area but augmented cost of fabrication. The multiplexer layout, using two metal layers for routing, generates an output bit rate as high as 50 Gb/s, without any erroneous bit, in case of 90 nm technology and occupies an area of 8.91 μm2; dissipating 55.966 μW of power. The output bit rate remains same for 45 nm process, with zero bit error, a power consumption of 33.713 μW and an area of 2.45 μm2. The multiplexer continues to operate till 60 Gbps with a BER of 1/8. The areas occupied by these layouts are the lowest encountered in the authors´ literature survey.
Keywords :
CMOS integrated circuits; low-power electronics; multiplexing equipment; network routing; BER; CMOS processes; CMOS transmission gate multiplexer; area optimized CMOS layouts; bit rate 50 Gbit/s; design rules; metal layers; power 33.713 muW; power 55.966 muW; power consumption; power dissipation; routing strategies; size 45 nm; size 90 nm; voltage 1.2 V; Bit rate; CMOS integrated circuits; Fabrication; Layout; Metals; Multiplexing; Power dissipation; CMOS; Layout; Optimization;
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
DOI :
10.1109/ISVDAT.2015.7208054