DocumentCode :
1673840
Title :
Partitioning-based test time reduction for core-based 3DICs
Author :
Banerjee, Sabyasachee ; Majumder, Subhashis ; Das, Debesh K.
Author_Institution :
Dept. of Comput. Sci. & Eng., Heritage Inst. of Technol., Kolkata, China
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
To maintain the ever increasing demand for compaction as well as performance, 3D ICs were introduced. They have some additional advantages over their 2D counterparts in various aspects like heterogeneous integration, higher frequency, lesser interconnect length and increased bandwidth. Testing of core-based dies in 3D-SOCs poses many new challenges. This paper describes an automated post-bond core-based 3D SOC testing technique, under constraints on TAM width and number of available TSVs. We have conducted the experiments on the ITC 02 SOC test benchmarks and have compared the test times with that of earlier works to show the efficacy of our algorithm. Our partitioning-based algorithm exhibits much better performance compared to its earlier counterparts.
Keywords :
integrated circuit testing; system-on-chip; three-dimensional integrated circuits; 3D IC; ITC 02 SOC test benchmarks; TAM width; TSV; automated post-bond core-based 3D SOC testing technique; core-based dies testing; partitioning-based algorithm; test times; Benchmark testing; Optimization; Partitioning algorithms; System-on-chip; Three-dimensional displays; Through-silicon vias; Bi-Partitioning; SOC; TAM; TSV;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208088
Filename :
7208088
Link To Document :
بازگشت