Title :
Squarer design with reduced area and delay
Author :
Banerjee, Arindam ; Das, Debesh Kumar
Author_Institution :
Dept. of ECE, JIS Coll. of Eng., Kalyani, India
Abstract :
Digital multiplier and squarer circuits are indispensable in Digital signal processing and cryptography. In many mathematical computations, squaring and cubing are frequently used. Generally the multiplier is used in computing square. Using multiplier, the partial products of the squarer are generated which are added to achieve the final output. But the implementation of squaring has the advantage that we can avoid the generation of many partial products by eliminating the redundant bits, thus resulting the circuit to be simpler with less hardware, propagation delay and power consumption. Our work proposes an efficient algorithm for squaring techniques with less hardware cost. We have used literals minimization technique to achieve our design. This technique compares favourably with the recent work [1] in this area.
Keywords :
cryptography; digital arithmetic; digital signal processing chips; logic design; minimisation; multiplying circuits; cryptography; digital multiplier; digital signal processing; minimization technique; squarer circuit design; squaring techniques; Adders; Delays; Field programmable gate arrays; Hardware; Logic gates; Optimization; Vegetation; Computational complexity; Layout; Squaring;
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
DOI :
10.1109/ISVDAT.2015.7208092