DocumentCode :
1674864
Title :
Modified low power scan based technique
Author :
Gowthami, M.R. ; Harish, G. ; Bhargav Ram, B.V. ; Yellampalli, Siva
Author_Institution :
VLSI Dept., UTL Technol. Ltd., Bangalore, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
The testing power is the biggest concern in modern VLSI chip testing as the testing power is very greater than the functional power which affects the reliability of the chip. In this paper low test power architecture is proposed which loads the pattern in one scan chain serially and the rest scan chains are loaded parallel by the serial scan chain one after the other. The proposed technique is very effective in test power reduction as the serial shifting happens only in one scan chain which reduces the switching activity in other scan chains. From the experiments conducted on ISCAS89 benchmark circuits, the proposed low test power architecture reduces the test power by 65% with additional test cycles.
Keywords :
VLSI; logic circuits; logic design; logic testing; VLSI chip testing; low test power architecture; modified low power scan based technique; scan chains; Benchmark testing; Built-in self-test; Clocks; Logic gates; Switches; Very large scale integration; Linear Feedback Shift Register (LFSR); Scan enable (SE); System on Chip (SoC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208126
Filename :
7208126
Link To Document :
بازگشت