DocumentCode :
1675379
Title :
Designing efficient combinational compression architecture for testing industrial circuits
Author :
Chandra, A. ; Kulkarni, S. ; Chebiyam, S. ; Kapur, R.
Author_Institution :
Synopsys, Inc., Mountain View, CA, USA
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
As scan compression matures, the focus is changing from delivering QoR to other pressing requirements like hierarchical DFT implementation, pin-limited test and enabling high speed shifting of scan chains. Combinational compression schemes have had great success in the last decade in delivering a solution that provided a fast transition from traditional scan based test to compression based test. In this paper, a more efficient combinational test compression technique called zScan is presented. We show that this technology is able to meet tough requirements demanded by todays system-on-a-chip (SoC) designs while delivering competitive test data volume and test application time reduction.
Keywords :
combinational circuits; integrated circuit design; integrated circuit testing; logic design; system-on-chip; combinational compression architecture; industrial circuits; scan chains; system-on-a-chip designs; Automatic test pattern generation; Codecs; Multiplexing; Routing; Shift registers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208149
Filename :
7208149
Link To Document :
بازگشت