DocumentCode :
1675722
Title :
Power- and thermal-aware testing of VLSI circuits and systems
Author :
Chattopadhyay, Santanu
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng, Indian Inst. of Technol. Kharagpur, Kharagpur, India
fYear :
2015
Firstpage :
1
Lastpage :
1
Abstract :
With the increasing complexity of VLSI circuits and systems, their testing is becoming increasingly complex and time consuming. Apart from affecting the design turn-around time, it poses severe challenges to the test engineers in terms of meeting the power-budget and temperature limit of the chip. Power consumption during test is often much higher than in normal mode of operation. Increasing temperature during test affects quality of testing, with the possibility of good chips being declared as faulty and faulty ones passing the tests. As a result power-aware testing has drawn the attention of test engineers in the last decade. A good amount of power consumed during test is dissipated as heat, increasing temperature of it, which in turn, increases the leakage power consumption. This positive feedback may result in thermal run-away, leading to chip burn-out, in the extreme case. This tutorial attempts to provide an overview of contemporary techniques in power- and thermal-aware testing. Apart from discussing about the theoretical background, the tutorial will also demonstrate a number of tools and techniques developed by the research team over the last few years. It is expected that the attendees will learn about the algorithms behind such techniques, and will also get exposed to a number of tools integrating those algorithms.
Keywords :
VLSI; integrated circuit testing; power aware computing; power consumption; VLSI circuits; chip burn-out; design turn-around time; leakage power consumption; positive feedback; power-aware testing; power-budget; temperature limit; test engineers; thermal run-away; thermal-aware testing; Circuit faults; Electronic mail; Power demand; Testing; Tutorials; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208161
Filename :
7208161
Link To Document :
بازگشت