DocumentCode
1676772
Title
On using a new dynamic reconfigurable logic (DRL) VLSI circuit for very high speed routing
Author
Meribout, Mahmoud
Author_Institution
Dept. of Electron. & Comput. Eng., Sultan Qaboos Univ., Muscat, Oman
fYear
2003
Firstpage
97
Abstract
Recent efforts to add new services to the Internet have increased the interest in designing flexible routers that are easy to extend and evolve. This paper describes a new hardware architecture based on dynamic reconfigurable logic (DRL) for high throughput networking applications. It mainly focuses on content-based router and on how to schedule efficiently its computation time. This scheduling task is difficult because of the various features of the underlying hardware such as multicontext, control-data path architecture and memory interface. Experimental results show improvements over most recent network processors as well as a better hardware synthesis methodology.
Keywords
Internet; VLSI; integrated logic circuits; pipeline processing; processor scheduling; reconfigurable architectures; telecommunication network routing; Internet; VLSI circuit; computation time; content-based router; control-data path architecture; dynamic reconfigurable logic; flexible routers; hardware architecture; macropipelining; memory interface; multicontext; network processors; resource allocation; scheduling task; very high speed routing; very large scale integration; Circuits; Computer architecture; Hardware; Memory architecture; Processor scheduling; Reconfigurable logic; Routing; Throughput; Very large scale integration; Web and internet services;
fLanguage
English
Publisher
ieee
Conference_Titel
Computers and Communication, 2003. (ISCC 2003). Proceedings. Eighth IEEE International Symposium on
ISSN
1530-1346
Print_ISBN
0-7695-1961-X
Type
conf
DOI
10.1109/ISCC.2003.1214107
Filename
1214107
Link To Document