DocumentCode :
1683357
Title :
COMPACTEST-II: a method to generate compact two-pattern test sets for combinational logic circuits
Author :
Reddy, L.N. ; Pomeranz, I. ; Reddy, S.M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1992
Firstpage :
568
Lastpage :
574
Abstract :
The problem of generating small (compact) test sets for single transition and CMOS stuck-open faults in combinational logic circuits is considered. In addition, it is proposed that to generate test sets that cover a wide range of physical defects, a test set to detect faults of different models should be derived. Specifically, the problem of generating small and comprehensive test sets is addressed by considering the CMOS stuck-open and the single transition fault models together. A dynamic test compaction technique for two-pattern tests is proposed. The technique exploits the test compaction strategies developed for stuck-at faults, and performs dynamic test vector overlap to derive small test sets. Experimental results for ISCAS-85 combinational circuits and fully scanned versions of ISCAS-89 sequential circuits are presented to illustrate the efficacy of the proposed test compaction technique.<>
Keywords :
CMOS integrated circuits; combinatorial circuits; fault location; logic testing; sequential circuits; CMOS stuck-open faults; COMPACTEST-II; ISCAS-85; ISCAS-89 sequential circuits; combinational logic circuits; compact two-pattern test sets; dynamic test compaction; physical defects; CMOS integrated circuits; Combinational logic circuits; Fault location; Logic circuit testing; Sequential logic circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279311
Filename :
279311
Link To Document :
بازگشت