• DocumentCode
    1697982
  • Title

    Spatial encoding circuit techniques for peak power reduction of on-chip high-performance buses

  • Author

    Kaul, Hirnanshu ; Sylvester, Dennis ; Anders, Mark ; Krishnamurthy, Ram

  • Author_Institution
    Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
  • fYear
    2004
  • Firstpage
    194
  • Lastpage
    199
  • Abstract
    We propose various low-latency spatial encoder circuits based on bus-invert coding for reducing peak energy and current in on-chip buses with minimum penalty on total latency. The encoders are implemented in dual-rail domino logic with interfaces for static inputs and static buses. A spatial and temporally encoded dynamic bus technique is also proposed for higher performance targets. Comparisons to standard on-chip buses of various lengths with optimal repeater configurations at the 130nm node show the energy-delay and peak current-delay design space in which the different encoder circuits are beneficial. A 9mm spatially encoded static bus exhibits peak energy gains beyond that achievable through repeater optimization for a single cycle operation at 1 GHz, with delay and energy overhead of the encoding included. For throughput constrained buses, the spatially encoded static bus can provide up to 31% reduction in peak energy, while the spatially and temporally encoded dynamic bus yields peak current reductions of more than 50% for all bus lengths.
  • Keywords
    CMOS logic circuits; encoding; integrated circuit interconnections; integrated circuit layout; low-power electronics; power supply circuits; bus-invert coding; dual-rail domino logic; low-latency encoder circuits; majority voter; minimum penalty; on-chip high-performance buses; peak power reduction; spatial encoding circuit techniques; static buses; static inputs; total latency; worst-case switching behavior; Capacitance; Clocks; Degradation; Delay; Encoding; Energy consumption; Integrated circuit interconnections; Permission; Repeaters; Wire;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • DOI
    10.1109/LPE.2004.1349335
  • Filename
    1349335