DocumentCode :
1727518
Title :
Direct measurements, analysis, and post-fabrication improvement of noise margins in SRAM cells utilizing DMA SRAM TEG
Author :
Suzuki, M. ; Saraya, T. ; Shimizu, K. ; Nishida, A. ; Kamohara, S. ; Takeuchi, K. ; Miyano, S. ; Sakurai, T. ; Hiramoto, T.
Author_Institution :
Inst. of Ind. Sci., Univ. of Tokyo, Tokyo, Japan
fYear :
2010
Firstpage :
191
Lastpage :
192
Abstract :
A special device-matrix-array (DMA) TEG of 16k bit SRAM cells has been designed. Static noise margins (SNM) and 6 transistors in cells are directly measured and their fluctuations are examined. It is found for the first time that one-side SNM follows the normal distribution up to ±4σ. It is also found that the cell stability is worse than circuit simulation using Vth of measured 6 transistors. Furthermore, the post-fabrication self-convergence scheme by NBTI stress is applied to DMA SRAM TEG and the cell stability improvement is demonstrated experimentally for the first time.
Keywords :
SRAM chips; circuit simulation; DMA SRAM TEG; SRAM cells; device-matrix-array; direct measurements; post-fabrication improvement; static noise margins; Circuit stability; Correlation; MOS devices; Random access memory; Stability analysis; Stress; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2010 Symposium on
Conference_Location :
Honolulu
Print_ISBN :
978-1-4244-5451-8
Electronic_ISBN :
978-1-4244-5450-1
Type :
conf
DOI :
10.1109/VLSIT.2010.5556223
Filename :
5556223
Link To Document :
بازگشت