DocumentCode
1729863
Title
Electrical results of vertical Si N-Tunnel FETs
Author
Vandooren, A. ; Leonelli, D. ; Rooyackers, R. ; Arstila, K. ; Groeseneken, G. ; Huyghebaert, C.
Author_Institution
Interuniv. Microelectron. Center (imec), Leuven, Belgium
fYear
2011
Firstpage
255
Lastpage
258
Abstract
This paper reports on the process integration of vertical Tunnel FETs (TFETs) and analyzes the impact of process and geometrical parameters on the device performance. The gate-source overlap is shown to be a critical parameter, especially when the overlap is marginal. The study also suggests that a high interface trap density is at the origin of the poor onset characteristic of the vertical TFET and that improvement in passivating the surface of the vertical nanowires should be beneficial.
Keywords
field effect transistors; nanowires; silicon compounds; tunnel transistors; SiN; gate-source overlap; vertical nanowires; vertical tunnel FET; Annealing; Junctions; Logic gates; Nanowires; Performance evaluation; Silicon; Tunneling;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Device Research Conference (ESSDERC), 2011 Proceedings of the European
Conference_Location
Helsinki
ISSN
1930-8876
Print_ISBN
978-1-4577-0707-0
Electronic_ISBN
1930-8876
Type
conf
DOI
10.1109/ESSDERC.2011.6044186
Filename
6044186
Link To Document