DocumentCode :
1730494
Title :
High-Speed Timing Verification Scheme Using Delay Tables for a Large-Scaled Multiple-Valued Current-Mode Circuit
Author :
Nagai, Tasuku ; Onizawa, Naoya ; Hanyu, Takahiro
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai
fYear :
2008
Firstpage :
70
Lastpage :
75
Abstract :
A high-speed timing verification scheme using delay tables is proposed for a large-scaled multiple-valued current- mode (MVCM) circuit. A multi-level input-signal transition in the MVCM circuit is decomposed of binary signal transitions whose behaviors are represented using delay tables as higher abstracted description than transistor-level one. This high-level abstraction makes it possible to greatly improve the timing-verification speed of the MVCM circuit. It is demonstrated that the timing-verification speed for a 32-digit radix-2 signed-digit adder in the proposed method is about 1000-times faster than that in a conventional HSPICE-based approach with maintaining high delay-estimation accuracy.
Keywords :
current-mode circuits; delay circuits; logic circuits; multivalued logic; delay tables; high-speed timing verification scheme; large-scaled multiple-valued current-mode circuit; multi level input-signal transition; Adders; Circuit simulation; Current mode circuits; Delay estimation; Hardware design languages; Integrated circuit interconnections; Logic; Parasitic capacitance; SPICE; Timing; Look-up table; Static timing analysis; Verilog-AMS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple Valued Logic, 2008. ISMVL 2008. 38th International Symposium on
Conference_Location :
Dallas, TX
ISSN :
0195-623X
Print_ISBN :
978-0-7695-3155-7
Type :
conf
DOI :
10.1109/ISMVL.2008.12
Filename :
4539404
Link To Document :
بازگشت