Title :
An interconnect optimized floorplanning of a scalar product macrocell
Author :
Gu, Jiangmin ; Chang, Chip-Hong ; Kiat-Seng Yeo
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
fDate :
6/24/1905 12:00:00 AM
Abstract :
This paper presents a new design approach towards an arithmetic macrocell for computing the scalar product of two vectors. The design uniquely addresses competitive optimization goals of VLSI area, power dissipation and latency in the deep submicron regime. In comparison with the conventional architecture, the proposed floorplanning of a 16 bit scalar product macrocell on input vectors of 16 elements can achieve a saving of 38.6% of silicon area, up to 73% increase in area usage efficiency and 29.4% saving from the interconnect delay. Prelayout simulations based on a 0.35 μm CMOS process indicate an average power dissipation of 315.71 mW and a latency of 11.39 ns, a sufficient performance for interfacing with many high speed 16 bit digital signal processors with no more than three clock cycles.
Keywords :
CMOS logic circuits; VLSI; circuit layout CAD; circuit optimisation; delay estimation; digital arithmetic; high level synthesis; integrated circuit interconnections; integrated circuit layout; multiplying circuits; parallel architectures; 0.35 micron; 11.39 ns; 16 bit; 315.71 mW; CMOS process; VLSI area utilization; arithmetic macrocell; bit-parallel architecture; competitive optimization goals; deep submicron regime; delay estimation; high speed DSP; interconnect delay; interconnect optimized floorplanning; latency; layout oriented architecture design; power dissipation; scalar product macrocell; Arithmetic; CMOS process; Computer architecture; Delay; Design optimization; Digital signal processors; Macrocell networks; Power dissipation; Silicon; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1009878