DocumentCode :
1734854
Title :
Reduced-complexity Viterbi detector architectures for partial response signalling
Author :
Fettweis, Gerhard ; Karabed, Razmik ; Siegel, Paul H. ; Thapar, Hemant K.
Author_Institution :
Dept. of Mobile Commun. Syst., Tech. Univ. Dresden, Germany
Volume :
1
fYear :
1995
Firstpage :
559
Abstract :
The objective of this paper is to provide a general framework for optimizing the design of Viterbi detectors to achieve substantial reductions in hardware complexity as well as power consumption. Specific application of the framework to partial response systems is discussed. It is shown that the complexity of the add-compare-select unit for an N-state Viterbi detector is approximately N adders. Compared to conventional architectures, this represents a 50% savings for partial response signals of interest in magnetic storage
Keywords :
Viterbi detection; circuit optimisation; computational complexity; digital magnetic recording; magnetic storage; partial response channels; telecommunication signalling; N-state Viterbi detector; add-compare-select unit; design; hardware complexity; magnetic storage; partial response signalling; partial response signals; power consumption; reduced-complexity Viterbi detector architectures; Adders; Decoding; Design optimization; Detectors; Digital recording; Energy consumption; Hardware; Memory; Mobile communication; Power dissipation; Signal processing algorithms; Tellurium; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1995. GLOBECOM '95., IEEE
Print_ISBN :
0-7803-2509-5
Type :
conf
DOI :
10.1109/GLOCOM.1995.501991
Filename :
501991
Link To Document :
بازگشت