DocumentCode :
174040
Title :
An optimized design of binary comparator circuit in quantum computing
Author :
Sarker, A. ; Amin, Md Syedul ; Bose, Anjan ; Islam, Nahina
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Dhaka, Dhaka, Bangladesh
fYear :
2014
fDate :
23-24 May 2014
Firstpage :
1
Lastpage :
5
Abstract :
Reversible logic; transforms logic signal in a way that allows the original input signals to be recovered from the produced outputs, has attracted great attention because of its application in diverse areas such as quantum computing, low power computing, nanotechnology, DNA computing, quantum dot cellular automata, optical computing. In this paper, we design low power binary comparators using reversible logic gates. Firstly, single bit binary reversible comparator circuits are designed using different reversible gates along with proposed gate named Newly Proposed Gate. Then, these procedures are generalized for constructing binary n-bit reversible comparator circuit. The design synthesis consists of two parts: Comparator Cell and Propagator Cell. An algorithm, based on our proposed design, shows that proposed circuit reduces overall cost and it outperforms than existing sequential comparator circuits. Also, comparing with existing tree-based comparator circuit, proposed design reduces quantum cost, garbage output and gate count in a significance level which means better improvement as cost of any quantum circuit is directly associated with quantum cost, garbage output and gate count.
Keywords :
comparators (circuits); logic design; low-power electronics; quantum computing; quantum gates; DNA computing; binary n-bit reversible comparator circuit; comparator cell; design synthesis; garbage output; gate count; low-power binary comparators; low-power computing; nanotechnology; newly-proposed gate; optical computing; optimized design; propagator cell; quantum circuit; quantum computing; quantum cost reduction; quantum dot cellular automata; reversible logic gates; sequential comparator circuits; single-bit binary reversible comparator circuits; tree-based comparator circuit; Algorithm design and analysis; Clocks; Conferences; Informatics; Logic gates; Quantum computing; Vectors; binary comparator; low power computing; quantum computing; reversible logic gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Informatics, Electronics & Vision (ICIEV), 2014 International Conference on
Conference_Location :
Dhaka
Print_ISBN :
978-1-4799-5179-6
Type :
conf
DOI :
10.1109/ICIEV.2014.6850768
Filename :
6850768
Link To Document :
بازگشت