Title :
New parallel architecture of the DCT and its inverse for image compression
Author :
Bousselmi, M. ; Bouhlel, M.S. ; Masmoudi, N. ; Kamoun, L.
Author_Institution :
Electron. & Comput. Sci. Lab., Tunisia
Abstract :
This paper proposes a novel implementation of the Discrete Cosine Transform (DCT) and its inverse (IDCT) for image compression based on the Weiping Li algorithm. The proposed architecture uses only seven parallel constant multipliers. These multipliers are implemented using the optimized DADDA multiplier structure resulting in minimal silicon occupation area. The resulted design, has a regular structure, simple control and interconnects, and efficient implementation of the inverse transform using the same hardware. The implementation is achieved in a single XC4036exHQ304 FPGA of Xilinx from VHDL description
Keywords :
data compression; digital signal processing chips; discrete cosine transforms; field programmable gate arrays; image coding; parallel architectures; DCT; DSP; IDCT; VHDL description; Weiping Li algorithm; XC4036exHQ304 FPGA; Xilinx FPGA; discrete cosine transform; image compression; inverse transform; optimized DADDA multiplier structure; parallel architecture; parallel constant multipliers; Computer architecture; Computer science; Discrete cosine transforms; Field programmable gate arrays; Hardware; Image coding; Parallel architectures; Read only memory; Silicon; Very large scale integration;
Conference_Titel :
Electronics, Circuits and Systems, 2000. ICECS 2000. The 7th IEEE International Conference on
Conference_Location :
Jounieh
Print_ISBN :
0-7803-6542-9
DOI :
10.1109/ICECS.2000.911552