DocumentCode :
1746832
Title :
Circuit-aware on-chip inductance extraction
Author :
Hu, Haitian ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minneapolis Heart Inst., MN, USA
fYear :
2001
fDate :
2001
Firstpage :
245
Lastpage :
248
Abstract :
In this paper we propose a practical approach for on-chip inductance extraction. This approach differs from previous methods in that it uses circuit characteristics to obtain a sparse, stable and symmetric inductance matrix, using the concept of resistance dominant and inductance dominant lines. Experimental results show that only the important inductance terms related to strong inductance couplings are included in the sparsified inductance matrix to ensure a specified predefined accuracy. For a good design, the sparsification can reach 95% by setting an acceptable delay error of 10% and oscillation magnitude error of 2%
Keywords :
digital integrated circuits; inductance; integrated circuit interconnections; integrated circuit modelling; sparse matrices; circuit characteristics; circuit-aware inductance extraction; inductance dominant lines; matrix sparsification; onchip inductance extraction; resistance dominant lines; sparse inductance matrix; stable symmetric inductance matrix; Clocks; Coupling circuits; Delay; Dielectrics; Electric resistance; Inductance; Power supplies; Signal analysis; Sparse matrices; Symmetric matrices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits, 2001, IEEE Conference on.
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-6591-7
Type :
conf
DOI :
10.1109/CICC.2001.929765
Filename :
929765
Link To Document :
بازگشت