DocumentCode :
1747883
Title :
An approach to test compaction for scan circuits that enhances at-speed testing
Author :
Pomeranz, Lrith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2001
fDate :
2001
Firstpage :
156
Lastpage :
161
Abstract :
We propose a new approach to the generation of compact test sets for scan circuits. Compaction refers here to a reduction in the test application time. The proposed procedure generates an initial test set that is likely to have a low test application time. It then applies an existing static compaction procedure to this initial test set to further compact it. As a by-product, the proposed procedure also results in long primary input sequences, which are applied at-speed. This contributes to the detection of delay defects. We demonstrate through experimental results the advantages of this approach over earlier ones as a method for generating test sets with minimal test application time and long primary input sequences.
Keywords :
automatic testing; boundary scan testing; delays; fault diagnosis; logic testing; at-speed testing; delay defects; initial test set; primary input sequences; scan circuits; static compaction procedure; test application time; test compaction; Application software; Circuit faults; Circuit testing; Cities and towns; Clocks; Compaction; Delay; Permission;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156126
Filename :
935495
Link To Document :
بازگشت