DocumentCode :
1747935
Title :
Technical visualizations in VLSI design
Author :
Restle, Phillip J.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2001
fDate :
2001
Firstpage :
494
Lastpage :
499
Abstract :
Visualization techniques were applied to several different types of VLSI design and simulation data. A number of different visualizations have been tried, with varying results. Examples include 3D visualization of voltage and currents from full-wave interconnect analysis, on-chip clock distribution networks, chip/package power supply noise analysis, wire congestion, chip layout imaging, and static circuit tuning. The goals, successes, and failures of these examples will be discussed, along with some unexpected benefits from our ability to easily see patterns in complex visualizations.
Keywords :
VLSI; circuit optimisation; circuit simulation; clocks; integrated circuit interconnections; integrated circuit layout; integrated circuit noise; logic CAD; wiring; 3D visualization; VLSI design; chip layout imaging; chip/package power supply noise analysis; complex visualizations; full-wave interconnect analysis; on-chip clock distribution networks; simulation data; static circuit tuning; technical visualizations; wire congestion; Circuit simulation; Clocks; Data visualization; Image analysis; Integrated circuit interconnections; Network-on-a-chip; Packaging; Power supplies; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156190
Filename :
935559
Link To Document :
بازگشت