DocumentCode :
1754215
Title :
Intermediate fabrics: Virtual architectures for circuit portability and fast placement and routing
Author :
Coole, James ; Stitt, Greg
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Florida, Gainesville, FL, USA
fYear :
2010
fDate :
24-29 Oct. 2010
Firstpage :
13
Lastpage :
22
Abstract :
Although hardware/software partitioning of embedded applications onto FPGAs is widely known to have performance and power advantages, FPGA usage has been typically limited to hardware experts, due largely to several problems: 1) difficulty of integrating hardware design tools into well-established software tool flows, 2) increasingly lengthy FPGA design iterations due to placement and routing, and 3) a lack of portability and interoperability resulting from device/platform-specific tools and bitfiles. In this paper, we directly address the last two problems by introducing intermediate fabrics, which are virtual reconfigurable architectures specialized for different application domains, implemented on top of commercial-off-the-shelf devices. Such specialization enables near-instantaneous placement and routing by hiding the complexity of fine-grained physical devices, while also enabling circuit portability across all devices that implement the intermediate fabric. When combined with existing work on runtime synthesis from software binaries, intermediate fabrics reduce the effects of all three problems by enabling transparent usage of COTS FPGAs by software designers. In this paper, we explore intermediate fabric architectures using specialization techniques to minimize area and performance overhead of the virtual fabric while maximizing routability and speedup of placement and routing. We present results showing an average placement and routing speedup of 554×, with an average area overhead of 10% and clock overhead of 18%, which corresponds to an average frequency of 195 MHz.
Keywords :
electronic engineering computing; field programmable gate arrays; hardware-software codesign; network routing; open systems; reconfigurable architectures; virtual reality; COTS; FPGA design; circuit portability; circuit routing; commercial-off-the-shelf devices; device-platform-specific tool; embedded application; field programmable gate arrays; hardware design tool; hardware-software partitioning; intermediate fabrics; interoperability; runtime synthesis; virtual reconfigurable architecture; Computer architecture; Digital signal processing; Fabrics; Field programmable gate arrays; Integrated circuit modeling; Libraries; Routing; FPGA; intermediate fabrics; placement and routing; speedup; virtualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2010 IEEE/ACM/IFIP International Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
978-1-6055-8905-3
Type :
conf
Filename :
5751493
Link To Document :
بازگشت