DocumentCode :
1755450
Title :
6.8 mW 15 dBm IIP3 CMOS common-gate LNA employing post-linearisation technique
Author :
Benqing Guo ; Guangjun Wen ; Shiquan An
Author_Institution :
No. 38 Res. Inst., CETC, Hefei, China
Volume :
50
Issue :
3
fYear :
2014
fDate :
January 30 2014
Firstpage :
149
Lastpage :
151
Abstract :
A linearised differential common-gate CMOS low-noise amplifier (LNA) is proposed. The linearity is improved by a cross-coupled post-distortion technique, employing PMOS in a weak inversion region as an auxiliary field effect transistor to cancel the third-order nonlinear currents of a common-gate LNA and impair the related second-order nonlinear currents. Meanwhile, the resulting noise figure is little affected. The LNA implemented in a 0.18 μm CMOS technology demonstrates that IIP3 and gain have about 8.2 and 1.5 dB improvements in the designed frequency band, respectively. A NF of 3.4 dB is obtained with a power dissipation of 6.8 mW under a 1.8 V power supply.
Keywords :
CMOS analogue integrated circuits; differential amplifiers; field effect transistors; low noise amplifiers; CMOS technology; IIP3 common-gate LNA; PMOS; auxiliary FET; cross-coupled post-distortion technique; differential low noise amplifier; low noise amplifier; noise figure 3.4 dB; post-linearisation technique; power 6.8 mW; size 0.18 mum; third-order nonlinear currents cancellation; voltage 1.8 V;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2013.3442
Filename :
6731731
Link To Document :
بازگشت