DocumentCode :
1758134
Title :
A Circuit Synthesis Flow for Controllable-Polarity Transistors
Author :
Amaru, Luca ; Gaillardon, Pierre-Emmanuel ; De Micheli, G.
Author_Institution :
Integrated Syst. Lab., Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
Volume :
13
Issue :
6
fYear :
2014
fDate :
Nov. 2014
Firstpage :
1074
Lastpage :
1083
Abstract :
Double-gate (DG) controllable-polarity field-effect transistors (FETs) are devices whose n- or p- polarity is online configurable by adjusting the second gate voltage. Such emerging transistors have been fabricated in silicon nanowires, carbon nanotubes, and graphene technologies. Thanks to their enhanced functionality, DG controllable-polarity FETs implement arithmetic functions, such as XOR and MAJ, with limited physical resources enabling compact and high-performance datapaths. In order to design digital circuits with this technology, automated design techniques are of paramount importance. In this paper, we describe a design automation framework for DG controllable-polarity transistors. First, we present a novel dedicated logic representation form capable to exploit the polarity control during logic synthesis. Then, we tackle challenges at the physical level, presenting a regular layout technique that alleviates the interconnection issue deriving from the second gate routing. We use logic and physical synthesis tools to form a complete design automation flow. Experimental results show that the proposed flow is able to reduce the area and delay of digital circuits, based on 22-nm DG controllable-polarity Silicon nanowire (SiNW) FETs, by 22% and 42%, respectively, as compared to a commercial synthesis tool. With respect to a 22-nm FinFET technology, the proposed flow produces circuits, based on 22-nm DG controllable-polarity SiNWFETs, with 2.9 × smaller area-delay product.
Keywords :
digital arithmetic; digital circuits; elemental semiconductors; field effect transistors; nanowires; network synthesis; silicon; DG controllable-polarity FET; DG controllable-polarity silicon nanowire FET; FinFET technology; MAJ; Si; XOR; arithmetic functions; automated design techniques; carbon nanotubes; circuit synthesis flow; controllable-polarity transistors; design automation flow; design automation framework; digital circuits delay; double-gate controllable-polarity field-effect transistors; gate routing; graphene technologies; layout technique; logic synthesis; physical synthesis tools; polarity control; silicon nanowires; size 22 nm; Data structures; Design automation; Field effect transistors; Layout; Logic gates; Nanowires; CAD; Controllablepolarity FETs; Double-gate FETs; Logic Synthesis; Nanotechnology; Silicon Nanowires; controllable-polarity field-effect transistors (FETs); double-gate (DG) FETs; logic synthesis; nanotechnology; silicon nanowires;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2014.2361059
Filename :
6914607
Link To Document :
بازگشت