• DocumentCode
    1759992
  • Title

    3-D Mesh-Based Optical Network-on-Chip for Multiprocessor System-on-Chip

  • Author

    Yaoyao Ye ; Jiang Xu ; Baihan Huang ; Xiaowen Wu ; Wei Zhang ; Xuan Wang ; Nikdast, Mahdi ; Zhehui Wang ; Weichen Liu ; Zhe Wang

  • Author_Institution
    Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
  • Volume
    32
  • Issue
    4
  • fYear
    2013
  • fDate
    41365
  • Firstpage
    584
  • Lastpage
    596
  • Abstract
    Optical networks-on-chip (ONoCs) are emerging communication architectures that can potentially offer ultrahigh communication bandwidth and low latency to multiprocessor systems-on-chip (MPSoCs). In addition to ONoC architectures, 3-D integrated technologies offer an opportunity to continue performance improvements with higher integration densities. In this paper, we present a 3-D mesh-based ONoC for MPSoCs, and new low-cost nonblocking 4 × 4, 5 × 5, 6 × 6, and 7 × 7 optical routers for dimension-order routing in the 3-D mesh-based ONoC. Besides, we propose an optimized floorplan for the 3-D mesh-based ONoC. The floorplan follows the regular 3-D mesh topology but implements all optical routers in a single optical layer. The floorplan is optimized to minimize the number of extra waveguide crossings caused when merging the 3-D ONoC to one optical layer. Based on a set of real applications and uniform traffic pattern, we develop a SystemC-based cycle-accurate NoC simulator and compare the 3-D mesh-based ONoC with the matched 2-D mesh-based ONoC and 2-D electronic NoC for performance and energy efficiency. Additionally, we quantitatively analyze thermal effects on the 3-D 8 × 8 × 2 mesh-based ONoC.
  • Keywords
    integrated optoelectronics; microprocessor chips; network routing; network topology; network-on-chip; system-on-chip; 2D electronic NoC; 3D integrated technologies; 3D mesh topology; 3D mesh-based ONoC; 3D mesh-based optical network-on-chip; SystemC-based cycle-accurate NoC simulator; communication architectures; dimension-order routing; energy efficiency; matched 2D mesh-based ONoC; multiprocessor system-on-chip; optical layer; optical networks-on-chip architectures; optical routers; optimized floorplan; High-speed optical techniques; Optical network units; Optical receivers; Optical switches; Optical waveguides; Routing; 3-D; floorplan; mesh; multiprocessor; optical network-on-chip; optical router;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2012.2228739
  • Filename
    6480869