DocumentCode :
1761233
Title :
Check node unit for LDPC decoders based on one-hot data representation of messages
Author :
Boncalo, O. ; Amaricai, A. ; Savin, V. ; Declercq, D. ; Ghaffari, F.
Author_Institution :
Univ. Politeh. Timisoara, Timisoara, Romania
Volume :
51
Issue :
12
fYear :
2015
fDate :
6 11 2015
Firstpage :
907
Lastpage :
908
Abstract :
A novel check node unit architecture for low-density parity check (LDPC) decoders, which avoids the usage of carry-based comparators for the computation of the required first and second minimum values, is presented. It relies on a one-hot representation of the input messages´ magnitude, obtained by q-to-2q decoders. The two minimums are computed using an OR tree and a modified leading zero counter. The proposed architecture is imprecise, as the second minimum is not computed correctly when it is equal to the first one. The implementation results and the analysis of the error correction capability show that the proposed imprecise unit is highly suited for high rate LDPC codes; it presents up to 30% better hardware cost, a higher working frequency, while the loss of the decoding capability is negligible with respect to standard implementations.
Keywords :
comparators (circuits); error correction codes; parity check codes; trees (mathematics); LDPC decoder; OR tree; carry-based comparators; check node unit architecture; error correction analysis; leading zero counter; message one-hot data representation; q-to-2q decoders;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.0108
Filename :
7122429
Link To Document :
بازگشت