Title :
A Comparative Study of Single-Poly Embedded Flash Memory Disturbance, Program/Erase Speed, Endurance, and Retention Characteristic
Author :
Seung-Hwan Song ; Jongyeon Kim ; Kim, Chul Han
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
Abstract :
Single-poly embedded flash (eFlash) memory is a unique category of embedded nonvolatile memory (eNVM) that can be built in a generic logic technology. Several single-poly eFlash cells have been proposed for cost-effective moderate density eNVM applications. However, the optimal cell configuration of single-poly eFlash is still under debate. In this paper, we compared various single-poly eFlash memory structures in terms of disturbance, program/erase speed, endurance, and retention characteristic based on simulated and experimental data from two eFlash test chips fabricated in a generic 65-nm logic process using standard 2.5 V I/O transistors with 5-nm tunnel oxide. We conclude that a 5T eFlash cell structure combining a pMOS coupling device, an NCAP tunneling device, and an nMOS read/program device with two additional pass transistors to support self-boosting is the most attractive option for logic-compatible eNVMs.
Keywords :
MOSFET; flash memories; logic design; random-access storage; I-O transistors; NCAP tunneling device; eFlash test chips; embedded nonvolatile memory; generic logic technology; logic-compatible eNVM; moderate density eNVM applications; nMOS read-program device; optimal cell configuration; pMOS coupling device; pass transistors; program-erase speed; retention characteristic; self-boosting; single-poly eFlash cells; single-poly eFlash memory; single-poly embedded flash memory; size 65 nm; voltage 2.5 V; Couplings; Junctions; Logic gates; Nonvolatile memory; Standards; Tunneling; Voltage measurement; Embedded flash (eFlash) memory; embedded nonvolatile memory (eNVM); single-poly eFlash; single-poly eFlash.;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2014.2359388