DocumentCode :
1766120
Title :
Single Event Transients in Digital CMOS—A Review
Author :
Ferlet-Cavrois, Veronique ; Massengill, Lloyd W. ; Gouker, Pascale
Author_Institution :
Eur. Space Agency, Noordwijk, Netherlands
Volume :
60
Issue :
3
fYear :
2013
fDate :
41426
Firstpage :
1767
Lastpage :
1790
Abstract :
The creation of soft errors due to the propagation of single event transients (SETs) is a significant reliability challenge in modern CMOS logic. SET concerns continue to be exacerbated by Moore´s Law technology scaling. This paper presents a review of digital single event transient research, including: a brief historical overview of the emergence of SET phenomena, a review of the present understanding of SET mechanisms, a review of the state-of-the-art in SET testing and modelling, a discussion of mitigation techniques, and a discussion of the impact of technology scaling trends on future SET significance.
Keywords :
CMOS logic circuits; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; radiation hardening (electronics); transients; CMOS logic; Moore law technology scaling; SET modelling; SET testing; digital CMOS; reliability; single event transients; Clocks; Integrated circuit modeling; Inverters; Logic gates; Single event transients; Transient analysis; Transistors; Single event transients;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2013.2255624
Filename :
6530775
Link To Document :
بازگشت