DocumentCode :
176789
Title :
A configurable, programmable and software-defined network on chip
Author :
Liu Cong ; Wang Wen ; Wang Zhiying
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2014
fDate :
29-30 Sept. 2014
Firstpage :
813
Lastpage :
816
Abstract :
The rapidly developing multi-cores integration on a chip requires efficient networking. To catch up the evolvement of on-chip network technologies and reduce the cost of redesign and redeployment, the software-defined solution is required on chip instead of proprietary design and straightforward replacement of hardware. In this paper, we propose the software defined on-chip network (SDNoC), which is a configurable and programmable network on chip with the idea of software defined networking. SDNoC separates on-chip network into the control plane and data forwarding plane, so that control logic is decoupled from the underlying chip hardware, and applications are able to configure the network according to their requirements. The simulation evaluates the SDNoC compared with the static and dynamic routing schemes in the traditional on-chip network, and shows SDNoC is able to improve the network performance and reduce power consumption with the programmable control logic and application-specific configuration.
Keywords :
cost reduction; network-on-chip; programmable circuits; SDNoC; application-specific configuration; configurable programmable software-defined network on chip; data forwarding plane; dynamic routing scheme; multicore integration; programmable control logic decoupling; static routing scheme; Bandwidth; Computer architecture; Hardware; Network topology; Network-on-chip; Routing; network-on-chip; software defined networking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research and Technology in Industry Applications (WARTIA), 2014 IEEE Workshop on
Conference_Location :
Ottawa, ON
Type :
conf
DOI :
10.1109/WARTIA.2014.6976396
Filename :
6976396
Link To Document :
بازگشت