DocumentCode :
1778967
Title :
Synthesis of a phase locked loop system for a control system of the three-phase active voltage rectifier
Author :
Artur, Abdullin ; Nikolai, Poliakov
Author_Institution :
Dept. of Electrotechnics & Precision Electromech. Syst., ITMO Univ., St. Petersburg, Russia
fYear :
2014
fDate :
2-6 June 2014
Firstpage :
246
Lastpage :
250
Abstract :
Phase locked loop (PLL) system implementation in information subsystem of active voltage rectifier (AVR) is determined by requirement of power factor correction and suppression of the higher harmonics in current reference signal in nonideal mains voltage conditions. The method of phase locked loop system synthesis based on state space formalism is proposed. Control algorithm is based on state feedback control principals which means using a feedback signal composed from the components of the object´s state as the controlled input. State regulator for PLL control system is synthesized. For immeasurable object´s states estimation reduced-order observer is used. Digital PLL system synthesis is provided. Transition from differential equations of state to the difference equations of state is carried out to describe processes in the digital control system. The model of three-phase active voltage rectifier with synthesized phase locked loop is made. Modelling results shows the capability of AVR control system with synthesized PLL to carry out compensation of reactive power and to correct current shape in the mains.
Keywords :
control system synthesis; differential equations; digital control; digital phase locked loops; observers; phase locked loops; power conversion harmonics; power factor; power factor correction; rectifiers; reduced order systems; voltage control; PLL control system; differential equations; digital PLL system synthesis; digital control system; higher harmonic supression; phase locked loop system; power factor correction; reduced order observer; state feedback control; three phase active voltage rectifier; Conferences; Mathematical model; Observers; Phase locked loops; Rectifiers; Synchronization; active voltage rectifier; analog and digital phase locked loop; reduced-order observer; state regulator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Energy and Power Systems (IEPS), 2014 IEEE International Conference on
Conference_Location :
Kyiv
Print_ISBN :
978-1-4799-2265-9
Type :
conf
DOI :
10.1109/IEPS.2014.6874188
Filename :
6874188
Link To Document :
بازگشت