Title :
A fully integrated CMOS linear power amplifier using an IMD-reduced bias network
Author :
Sungho Lee ; Kihyun Kim ; Daeyeon Kim
Author_Institution :
Convergence SoC Res. Center, Korea Electron. Technol. Inst. (KETI), Seongnam, South Korea
Abstract :
A fully integrated CMOS linear RF power amplifier (PA) that includes integrated on-chip input and output matching networks is presented. This PA consists of two-stage configuration, each of which adopts a differential cascode structure. A new gate bias network of the common source amplifier is proposed to suppress intermodulation distortion. The results of the simulation and the measurements of the proposed bias circuit are compared and verified. The PA prototype is fabricated in Dongbu 0.11-μm 1-poly 8-metal CMOS process. The measured results were 29.4 dBm of P-1dB, 34 dB of power gain, a maximum PAE of 40% for a sinusoidal signal, and a peak PAE of 34% for a 900 MHz WCDMA-modulated signal.
Keywords :
CMOS integrated circuits; intermodulation distortion; power amplifiers; IMD-reduced bias network; common source amplifier; differential cascode structure; frequency 900 MHz; fully integrated CMOS linear power amplifier; gain 34 dB; gate bias network; integrated on-chip input matching networks; integrated on-chip output matching networks; intermodulation distortion; size 0.11 mum; two-stage configuration; CMOS integrated circuits; Impedance; Inductors; Linearity; Logic gates; Multiaccess communication; Power amplifiers; CMOS; IMD; Linearity; PAE; Power amplifier; RF; WCDMA;
Conference_Titel :
European Microwave Integrated Circuit Conference (EuMIC), 2014 9th
Conference_Location :
Rome
DOI :
10.1109/EuMIC.2014.6997856